74AUP2G06:Dual Gate

Part NumberData SheetSPICE ModelNumber of GatesFamilyVCC Min (V)VCC Max (V)tpd max @ (1.5V) (ns)tpd max @ (1.8V) (ns)tpd max @ (2.5V) (ns)tpd max @ (3.3V) (ns)tpd max @ (5.0V) (ns)Input/ Output Current
74AUP2G0674AUP2G06.pdf-2AUP0.83.613.912.29.910.6-4
Description

The Advanced Ultra Low Power (AUP) CMOS logic family is designed for low power and extended battery life in portable applications.
 
The 74AUP2G06 is composed of two inverters with open drain outputs designed for operation over a power supply range of 0.8V to 3.6V. The device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output preventing damaging current backflow when the device is powered down.

Application
  • Suited for battery and low power needs
  • Wide array of products such as:
Ordering Information
  • 74AUP2G06DW-7
  • 74AUP2G06FW3-7
  • 74AUP2G06FW4-7
  • 74AUP2G06FZ4-7
SOT363
X2-DFN1010-6
X2-DFN1410-6
X2-DFN0910-6
74AUP2G06.pdf 74AUP2G06
74LVC2G34 dual buffer 74LVC2G34
74LVC2G34 dual buffer 74LVC2G34