74AUP2T1326GF: Low-power dual supply buffer/line driver; 3-state

The 74AUP2T1326 is a high-performance, dual supply, low-power, low-voltage, dual buffer/line driver with output enable circuitry.

The 74AUP2T1326 is designed for logic-level translation and combines the functions of the 74AUP1G32 and 74AUP2G126. The buffer/line driver is controlled by two output enable inputs (1OE and 2OE). A logic LOW on input 1OE causes the output 2Y to assume a high-impedance OFF-state, a logic LOW on 2OE causes the output 3Y to assume a high-impedance OFF-state. The output 1Y is the result of a logic OR of the two output enable inputs.

The output enable inputs (1OE and 2OE) are Schmitt trigger inputs, they switch at different voltages for positive and negative-going signals. The difference between the positive voltage VT+ and the negative voltage VT- is defined as the input hysteresis voltage VH. The output enable inputs accept standard input signals and are capable of transforming slowly changing input signals into sharply defined, jitter-free output signals

Both VCC(A) and VCC(B) can be supplied at any voltage between 1.1 V and 3.6 V making the device suitable for interfacing between any of the low voltage nodes (1.2 V, 1.5 V, 1.8 V, 2.5 V and 3.3 V) with compatible input levels. Pins 1OE, 2OE and 1Y are referenced to VCC(A) and pins A, 2Y and 3Y are referenced to VCC(B).

The device ensures low static and dynamic power consumption and is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the outputs, preventing any damaging backflow current through the device when it is powered down.

74AUP2T1326GF: Product Block Diagram
sot1081-1_3d
Data Sheets (1)
Name/DescriptionModified Date
low-power dual supply buffer/line driver; 3-state (REV 2.0) PDF (180.0 kB) 74AUP2T1326 [English]03 Jul 2012
Application Notes (2)
Name/DescriptionModified Date
Sorting through the low voltage logic maze (REV 1.0) PDF (72.0 kB) AN10156 [English]13 Mar 2013
PicoGate Logic footprints (REV 1.0) PDF (87.0 kB) AN10161 [English]30 Oct 2002
Brochures (2)
Name/DescriptionModified Date
電圧レベルシフタ (REV 1.1) PDF (3.1 MB) 75017511_JP [English]16 Feb 2015
Voltage translation: How to manage mixed-voltage designs with NXP® level translators (REV 1.0) PDF (2.6 MB) 75017511 [English]20 May 2014
Selector Guides (2)
Name/DescriptionModified Date
ロジック製品セレクションガイド... (REV 1.0) PDF (38.3 MB) LOGIC_SELECTION_GUIDE_2015_JP [English]19 Nov 2015
Logic selection guide 2016 (REV 1.1) PDF (15.3 MB) 75017285 [English]08 Jan 2015
Package Information (1)
Name/DescriptionModified Date
plastic extremely thin small outline package; no leads; 10 terminals; UTLP based; body 1 x 1.7 x 0.5 mm (REV 1.1) PDF (208.0 kB) SOT1081-1 [English]08 Jun 2016
Packing (1)
Name/DescriptionModified Date
Product orientation 12NC ending 115 (REV 2.0) PDF (93.0 kB) SOT1081-1_115 [English]04 Apr 2013
Ordering Information
ProductStatusFamilyFunctionVCC (V)DescriptionTypeLogic switching levelsPackage versionOutput drive capability (mA)tpd (ns)fmax (MHz)No of bitsPower dissipation considerationsTamb (Cel)Rth(j-a) (K/W)Ψth(j-top) (K/W)Rth(j-c) (K/W)Package nameNo of pins
74AUP2T1326GFActiveAUPCombination1.1 - 3.6dual supply buffer/line driverCombination gatesCMOSSOT1081-2+/- 1.93.8702ultra low-40~125XSON10U10
Package Information
Product IDPackage DescriptionOutline VersionReflow/Wave SolderingPackingProduct StatusPart NumberOrdering code(12NC)MarkingChemical ContentRoHS / Pb Free / RHFLeadFree Conversion DateMSLMSL LF
74AUP2T1326GFSOT1081-1Reel 7" Q1/T1Active74AUP2T1326GF,115 (9352 868 83115)pf74AUP2T1326GFAlways Pb-free11
low-power dual supply buffer/line driver; 3-state 74AUP2T1326GF
Sorting through the low voltage logic maze 74LVC_H_245A_Q100
PicoGate Logic footprints NX3L4684
電圧レベルシフタ 74AVC16245DGG-Q100
Voltage translation: How to manage mixed-voltage designs with NXP® level translators 74AVC16245DGG-Q100
ロジック製品セレクションガイド... 74LVC_H_245A_Q100
Logic selection guide 2016 74LVC_H_245A_Q100
SOT1081-1 74AUP2T1326GF
Reel 7" Q1/T1 74AUP2T1326GF
74AUP2T1326GF
74AUP2G98