SN74LV74A-Q1 汽车类双路上升沿 D 类触发器

This dual positive-edge-triggered D-type flip-flop is designed for 2-V to 5.5-V VCC operation.

A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down

SN74LV74A-Q1
Voltage Nodes(V) 2.5, 3.5, 5  
Rating Automotive
SN74LV74A-Q1 特性
SN74LV74A-Q1 芯片订购指南
器件 状态 温度 价格(美元) 封装 | 引脚 封装数量 | 封装载体 丝印标记
SN74LV74AQDRG4Q1 ACTIVE -40 to 125 0.25 | 1ku SOIC (D) | 14 2500  
SN74LV74AQDRQ1 ACTIVE -40 to 125 0.25 | 1ku SOIC (D) | 14 2500  
SN74LV74AQPWRG4Q1 ACTIVE -40 to 125 0.25 | 1ku TSSOP (PW) | 14 2000  
SN74LV74AQPWRQ1 ACTIVE -40 to 125 0.25 | 1ku TSSOP (PW) | 14 2000  
SN74LV74A-Q1 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
SN74LV74AQDRG4Q1 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74LV74AQDRG4Q1 SN74LV74AQDRG4Q1
SN74LV74AQDRQ1 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74LV74AQDRQ1 SN74LV74AQDRQ1
SN74LV74AQPWRG4Q1 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74LV74AQPWRG4Q1 SN74LV74AQPWRG4Q1
SN74LV74AQPWRQ1 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74LV74AQPWRQ1 SN74LV74AQPWRQ1
SN74LV74A-Q1 应用技术支持与电子电路设计开发资源下载
  1. SN74LV74A-Q1 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器触发器/锁存器/寄存器产品选型与价格 . xls
  3. Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
  4. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  5. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  6. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  7. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  8. Designing With Logic (PDF 186 KB)
  9. Live Insertion (PDF 150 KB)
  10. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  11. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  12. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  13. LOGIC Pocket Data Book (PDF 6001 KB)
  14. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  15. Logic Cross-Reference (PDF 2938 KB)