SN74V293-EP 增强型产品 65536 X 18 同步 Fifo 存储器

The SN74V263, SN74V273, SN74V283, and SN74V293 are exceptionally deep, high-speed, CMOS first-in first-out (FIFO) memories with clocked read and write controls and a flexible bus-matching ×9/×18 data flow.

There is flexible ×9/×18 bus matching on both read and write ports.

The period required by the retransmit operation is fixed and short.

The first-word data-latency period, from the time the first word is written to an empty FIFO to the time it can be read, is fixed and short.

These FIFOs are particularly appropriate for network, video, telecommunications, data communications, and other applications that need to buffer large amounts of data and match buses of unequal sizes.

Each FIFO has a data input port (Dn) and a data output port (Qn), both of which can assume either an 18-bit or 9-bit width, as determined by the state of external control pins’ input width (IW) and output width (OW) during the master-reset cycle

SN74V293-EP
Depth 16384  
Width 18  
Fmax(MHz) 133  
Sync/Async S  
Voltage Nodes(V) 3.3  
Vcc range(V) 3.15 to 3.45  
Flags Empty 1  
Flags Full 1  
Flags Half 1  
Technology Family V  
Output Drive(mA) -2/8  
Rating HiRel Enhanced Product
SN74V293-EP 特性
SN74V293-EP 芯片订购指南
器件 状态 温度 价格(美元) 封装 | 引脚 封装数量 | 封装载体 丝印标记
SN74V293PZAEP ACTIVE -55 to 125 16.60 | 1ku LQFP (PZA) | 80 90 | JEDEC TRAY (5+1)  
V62/03639-04XE ACTIVE -55 to 125 16.60 | 1ku LQFP (PZA) | 80 90 | JEDEC TRAY (5+1)  
SN74V293-EP 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
SN74V293PZAEP Green (RoHS & no Sb/Br)  CU NIPDAU  Level-4-260C-72 HR SN74V293PZAEP SN74V293PZAEP
V62/03639-04XE Green (RoHS & no Sb/Br)  CU NIPDAU  Level-4-260C-72 HR V62/03639-04XE V62/03639-04XE
SN74V293-EP 应用技术支持与电子电路设计开发资源下载
  1. SN74V293-EP 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器特殊逻辑产品选型与价格 . xls
  3. Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
  4. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  5. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  6. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  7. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  8. Designing With Logic (PDF 186 KB)
  9. Live Insertion (PDF 150 KB)
  10. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  11. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  12. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  13. LOGIC Pocket Data Book (PDF 6001 KB)
  14. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  15. Logic Cross-Reference (PDF 2938 KB)