MC100EP210S:2.5 V 1:5 Dual Differential LVDS Clock Driver
The MC10EP116/100EP116 is a 6-bit differential line receiver based on the EP16 device. The 3.0GHz bandwidth provided by the high frequency outputs makes the device ideal for buffering of very high speed oscillators.
特性
- 260 ps Typical Propagation Delay
- Maximum Frequency > 3 GHz Typical
- PECL Mode Operating Range: VCC = 3.0 V to 5.5 V with VEE = 0 V
- NECL Mode Operating Range: VCC = 0 V with VEE =-3.0 V to -5.5 V
- Open Input Default State
- Safety Clamp on Inputs
- Q Output will default LOW with inputs open or at VEE
- VBB Output
- Pb-Free Packages are Available
|
封装图 PACKAGE DIMENSIONS
|
订购信息 Ordering Information
产品 |
状况 |
Compliance |
具体说明 |
封装 |
MSL* |
容器 |
预算价格 (1千个数量的单价) |
类型 |
外形 |
类型 |
数量 |
MC100EP210SFAG |
Active |
|
2.5 V 1:5 Dual Differential LVDS Clock Driver |
LQFP-32 |
873A-02 |
2 |
Tray JEDEC |
250 |
|
MC100EP210SFAR2G |
Active |
|
2.5 V 1:5 Dual Differential LVDS Clock Driver |
LQFP-32 |
873A-02 |
2 |
Tape and Reel |
2000 |
|
MC100EP210SMNG |
Active |
|
2.5 V 1:5 Dual Differential LVDS Clock Driver |
QFN-32 |
488AM |
1 |
Tube |
74 |
|
MC100EP210SMNR4G |
Active |
|
2.5 V 1:5 Dual Differential LVDS Clock Driver |
QFN-32 |
488AM |
1 |
Tape and Reel |
1000 |
|
数据资料DataSheet下载